# Simulation Analysis of TFETs For Low Power And High-Speed Applications

Rajan Singh Department of ECE MLR Institute of Technology Hyderabad, India - 500043 rajansingh@mlrinstitutions.ac.in

M. Sai Nikitha
Department of ECE
MLR Institute of Technology
Hyderabad, India - 500043
20r21a04m2@mlrinstitutions.ac.in

Pulkit Singh Department of ECE MLR Institute of Technology Hyderabad, India - 500043 pulkit@mlrinstitutions.ac.in

Shaik Ashraf
Department of ECE
MLR Institute of Technology
Hyderabad, India - 500043
20r21a04p2@mlrinstitutions.ac.in

N. Nishanth Goud
Department of ECE
MLR Institute of Technology
Hyderabad, India – 500043
20r21a04m8@mlrinstitutions.ac.in

S. Bhuvana Chandra Department of ECE MLR Institute of Technology Hyderabad, India - 500043 20r21a04p1@mlrinstitutions.ac.in

Abstract—This work presents simulation study of single and double gate TFETs to determine optimal device structure for the potential applications in low-power and fast switching electronic applications. 2-D Silvaco TCAD tool is used after employing appropriate physical models to analyze the effects of gate work function, intrinsic layer thickness, and gate-length on subthreshold swing (SS) and Ion/Ioff. Double-gate TFETs offer enhanced electrostatic control and reduced leakage current over single gate TFET. The optimized double-gate device structure with intrinsic layer thickness of 6 nm, gate-length of 160 nm and gate work function of 4.2 eV resulted in Ion/Ioff of 10<sup>11</sup> and SS of 30 mV/dec. Moreover, improved scalability and reduced short-channel effects make double-gate TFETs more suitable for advanced microelectronics devices.

Keywords—Tunnel Field-Effect Transistor (TFET), doping concentration, gate work function, subthreshold swing, Silvaco ATLAS.

## I. INTRODUCTION

The rapid advancement in transistor scaling and increased transistor density has led to short channel effects and significantly raised power density on chips. To maintain the same ON-current, the threshold voltage must scale proportionally with the supply voltage. However, reducing the threshold voltage leads to a sharp increase in the OFF-current and static leakage power due to the Boltzmann distribution of carriers, which limits the subthreshold swing (SS) to a minimum of 60mV/dec at room temperature. To address these challenges, new device structures like fully depleted siliconon-insulators [1], Fin field-effect transistors (FETs) [2], and nanowire devices have been introduced [3]. Recently, there has been growing interest in exploring tunnelling-based devices for low-power applications, with Tunnel Field-Effect Transistors (TFETs) emerging as promising candidates due to their potential for steeper SS and lower OFF-current [4]-[5]. However, TFETs suffer from low ON-current and ambipolar conduction, limiting their application in digital circuits [6]-[11]. Various techniques, including gate overlap/underlap [12], strained channel [13], high-k dielectric [14], and source region engineering, have been proposed to enhance the ONcurrent and suppress ambipolar conduction in TFETs [15]. Gate-material engineering has shown promise in improving carrier transport efficiency and suppressing short channel effects.

TFETs offer advantages in low power consumption and high-speed performance, making them suitable for applications in mobile devices, IoT devices, data processing,

and telecommunications. Researchers have also proposed innovative structures like the dual-material double-gate (DMDG) TFET to improve device characteristics such as ONcurrent, threshold voltage, SS, and immunity against Drain Induced Barrier Lowering (DIBL) effects [16]. Ambipolarity was reduced by introducing step channel thickness in double gate TFETs (DG-TFETs) by M. Zhang et. al. However, it was done at cost of complex fabrication steps. For better switching, carbon nano tubes (CNT) channel based double gate (DG) tunnel FET was proposed by Shashi Bala and Mamta Khosla. But it provides better performance in terms of sub-threshold swing [17]. Sanjay Kumar et. al. proposed the work on the work functions of tunnelling and auxiliary gates of dual material (DM) double gate (DG) TFET. This results in lowest ambipolar current [18]. Based on work function, Si body thickness of dual material (DM) double gate (DG) TFET, the device performance was analysed for band profile and subthreshold swing in [19].

While considerable research has been done on TFETs, to the best of our knowledge, there is no exclusive report regarding the impact of device physical parameters such as gate work function, intrinsic layer thickness, and gate-length on sub-threshold swing (SS) and  $I_{\rm ON}/I_{\rm OFF}$ . These parameters are crucial for assessing the suitability of TFETs for low-power and high-switching applications. The lack of comprehensive studies in this area serves as motivation for undertaking this project.

In this proposed work, it is found that, varying the gate work function from 3.8 to 4.6 eV (in step of 0.4 eV), the double-gate TFETs resulted sub-threshold swing (SS) of 97.8 and 39.6 mV/dec, respectively. On the other hand, when varying intrinsic layer thicknesses from 4 nm to 8 nm (in step of 2 nm), the double-gate TFETs resulted in sub-threshold swing (SS) of 24 to 40 mV/dec, respectively. Furthermore, on varying gate-length from 100 nm to 160 nm (in step of 30 nm), the double-gate TFETs resulted in sub-threshold swing (SS) values of 64 to 30 mV/dec, respectively. Subsequently, these values of input and output parameters are analyzed for bestcase values of I<sub>ON</sub> / I<sub>OFF</sub> and SS for the proposed double gate TFET parameters. Though, minimum value of SS is found as low as 24.3 mV/dec, however, the associated  $I_{ON}$ /  $I_{OFF}$  values equal to  $10^{10}$ . The best-case value for  $I_{ON}/I_{OFF}$  is found  $> 10^{11}$ , and associated SS value equal to 30 mv/dec. For this particular case, associated intrinsic channel thickness was 6 nm, gatelength of 160 nm, and gate work function of 4.2 eV are found. The gate-oxide thickness was kept constant at 2 nm.

## II. DEVICE STRUCTURE AND SIMULATION SETTINGS

The schematic of the proposed device structure for single and double-gate is shown in Figure 1 and Figure 2. The n-channel TFET device structure has three regions named as source, intrinsic channel, and drain. Both of the TFET devices consist of intrinsic channel of silicon (Si) material and thickness of 6 nm. A doping concentrations of  $10^{19}$  cm<sup>-3</sup> (p-type) in source,  $10^{15}$  cm<sup>-3</sup> in channel, and  $10^{19}$  cm<sup>-3</sup> (n-type) in drain regions is kept. Gate contact in both of the TFET devices is kept as Schottky type and workfunction is set as 4.2 eV.



Figure 1. Schematic structure of Single gate TFET



Figure 2. Schematic structure of Double gate TFET

All the characteritics analysis of the TFETs are performed using Silvaco Atlas TCAD physics-based device simulator. To capture TFET device physical and electrical behaviour all appropriate models including blike Shockley-Read-Hall (SRH) for recombination, Fermi-Dirac for carrier statistics, and band-to-band tunneling model with default model parameters given in [20] are used in simulation deck. Band-to-band tunneling genartion rate is modelled using following equation.

$$G_{BBT} = D \ BB. A \ E^{(BB. \ GAMMA)} \ exp\left(-\frac{BB. B}{E}\right)$$
 (1)

Where, *E* is the electrical field magnitude, *D* is statistical factor, *BB.A*, *BB.B*, and *BB.GAMMA* are user defined parameters. All default values of *Si* semiconductor are used as given in [20] during all simulations. Based on the extracted energy band disgram for both single and double-gate TFETs, their ON- and OFF-state behaviour are discussed next.

## A. OFF State

When the TFET is in off state there is no flow of charge carriers from valance band to conduction band as the formation of tunnel is absent. Because the source is p-type, there are few free electrons available. So, only a few electrons can enter the channel, keeping the off-state current very low.



Figure 3. Energy band diagram for the single gate TFET in the OFF state.



**Figure 4**. Energy band diagram for the double gate TFET in the OFF state.

#### B. ON State

As the gate voltage ( $V_{GS}$ ) increases, the valence band in the source aligns with the conduction band in the channel. However, with the alignment of the source valence band and the channel conduction band, electrons can now tunnel from valance band to conduction band.



**Figure 5**. Energy band diagram for the single gate TFET in the ON state.



**Figure 6**. Energy band diagram for the double gate TFET in the ON state.

#### III. RESUTS AND DISCUSSION

Firstly gate-drain characteristics of SG-TFET is analyzed, and result is shown in shown in Figure 7. From the SG-TFET,  $I_D$  (log) -  $V_{GS}$  characteristics it is found that device threshold voltage <0 V. This is attributed to weak gate control which results in sub-threshold conduction.  $I_{ON}$  /  $I_{OFF}$  value is  $\approx 10^7.$  SG-TFET output characteristics,  $I_D-V_{DS}$  are shown in Figure 2. At higher gate voltage =1.5 V, nonlinear increase in the drain current is found.



Figure 7.  $I_D - V_{GS}$  characteristic in log scale of Single gate TFET,  $V_{DS} = 1.5 \ V$  is used.



Figure 8.  $I_D - V_{DS}$  characteristic of Single gate TFET for three values of  $V_{GS}$ .

## A. Varying gate work function

Gate work function varying from 3.8 to 4.6 eV exhibits subthreshold swing (SS) values between 39 to 100 mV/dec and  $I_{\rm ON}/I_{\rm OFF}$  ratio on order of  $10^{10}-10^{11}$ .



Figure 9.  $I_D-V_{GS}$  characteristic of double gate TFET for three different values of gate work functions.

## B. Varying intrinsic layer thickness

The intrinsic layer thickness varying from 4 nm to 8 nm exhibits sub-threshold swing (SS) between 23 - 40 mv/dec and  $I_{ON}/I_{OFF}$  ratio on order of  $10^{10}-10^{12}.$ 



**Figure 10**.  $I_D - V_{GS}$  characteristic of double gate TFET for 4 nm, 6 nm, and 8 nm.

## C. Varying gate-length

The gate-length ( $L_{\rm G}$ ) is varying from 100 nm to 160 nm which resulted in sub-threshold swing (SS) between 30 - 64 mV/dec and  $I_{\rm ON}/I_{\rm OFF}$  ratio on order of  $10^3-10^{12}$ .



Figure 11.  $I_D - V_{GS}$  characteristic of double gate TFET for 160 nm, 130 nm, 100 nm.

To obtain the optimized values of SS and  $I_{ON}$  /  $I_{OFF}$  for the proposed DG-TFET (Figure 2), intrinsic channel thickness ( $t_{Si}$ ), gate-length ( $L_g$ ), and gate work function (WF) are varied. The simulation results of seven different interanimations are provided in Table 1. The highlighted row in Table 1 shows the optimized parameters for DG-TFET. Variations of  $I_{ON}$  /  $I_{OFF}$  and SS versus  $t_{OX}$  are shown in Figure 12, 13, respectively.

**Table 1:** Values of different input parameters and two output parameters extracted from  $I_D-V_{GS}$  curves for DG-TFETs, optimized output parameters values along with respective input parameters are highlighted.

| S. | Input Parameters |        |          | Output Parameters |          |
|----|------------------|--------|----------|-------------------|----------|
| No | Intrinsic        | Gate-  | Work     | Sub-              | Ion/Ioff |
|    | layer            | length | function | threshold         |          |
|    | thickness        | (nm)   | (eV)     | Swing             |          |
|    | (nm)             |        |          | (mV/dec)          |          |
| 1  | 4                | 130    | 4.2      | 24.3              | 1010     |
| 2  | 6                | 160    | 4.2      | 30                | 1011     |
| 3  | 6                | 130    | 4.6      | 39.6              | 109      |
| 4  | 6                | 130    | 4.2      | 39.6              | 1011     |
| 5  | 8                | 130    | 4.2      | 40.9              | 1011     |
| 6  | 6                | 100    | 4.2      | 64.1              | 102      |
| 7  | 6                | 130    | 3.8      | 97.8              | 1010     |



Figure 12. Variation of  $I_{\rm ON}$  /  $I_{\rm OFF}$  versus gate-length for fixed values of intrinsic channel thickness and gate work function.



**Figure 13.** Variation of SS versus gate-length for fixed values of intrinsic channel thickness and gate work function.

## IV. CONCLUSION

This study presents the simulation of single and double gate TFETs to determine optimal device structures for lowpower and fast switching applications. By utilizing the 2-D Silvaco TCAD tool and appropriate physical models, multiple simulation iteration were performed. Subsequently, for double gate TFETs the effect of gate work function, intrinsic layer thickness, and gate-length on sub-threshold swing (SS) and I<sub>ON</sub>/I<sub>OFF</sub> are evaluated. Single gate TFETs achieved an I<sub>ON</sub>/I<sub>OFF</sub> ratio of 107, and for optimized double gate TFET it is measured as  $> 10^{11}$ . On the other hand extracted value of SS for optimized double gate TFET is calculated as low as 24.3 mV/dec. It is observed that for gate-lengths of 130 and 160 nm, I<sub>ON</sub> / I<sub>OFF</sub> remains almost constant at 10<sup>11</sup>, however, SS decreases from 39.6 to 24.3 mV/dec, at the cost of one order lower I<sub>ON</sub> / I<sub>OFF</sub>. After analyzing the simulation results for the double gate TFETs, the optimized values of  $I_{ON}$  /  $I_{OFF} = 10^{11}$ and SS = 30 mV/dec are selected. The device parameters associated for these values are intrinsic channel thickness  $t_{Si}$  = 6 nm, gate-length LG = 160 nm, and gate work function = 4.2 eV. The optimized double gate TFET with  $I_{ON}$  /  $I_{OFF}$  =  $10^{11}\,$ and SS = 30 mV/dec is expected to outperform single gate TFET, and would find more suitability in low-power and highspeed microelectronics applications.

#### **APPENDIX**

In a Tunnel Field-Effect Transistor (TFET), the subthreshold swing (SS) is a critical parameter that describes the device's ability to turn on and off efficiently at low drain currents. Unlike a MOSFET, where the SS is relatively constant over a range of gate voltages, the SS in a TFET varies with the gate voltage due to the unique tunnelling mechanism involved. To understand the SS in TFETs, two types of subthreshold swing are typically defined:

# A. Point Subthreshold Swing

The point subthreshold swing is measured at a specific gate voltage  $(V_{GS})$ . It is defined as the rate of change of drain-source voltage  $(V_{DS})$  with respect to the natural logarithm of drain current  $(I_D)$  at that specific gate voltage. Mathematically, it is represented as:

$$SS_{noint}(V_{GS}) = dlog(I_{DS}(V_{GS}))/dV_{GS}$$
 (2)

# B. Average Subthreshold Swing

This represents the average subthreshold swing over a range of gate voltages and is given by:

$$SS_{AVG} = \frac{V_{th} - V_{off}}{\log(I_{DS}(V_{th}) - I_{DS}(V_{off}))}$$
(3)

## REFERENCES

- Bruel M. Silicon on insulator material technology. Electron Lett. 1995;31(14):1201–1202.
- [2] Hisamoto D, Lee WC, Kedzierski J, et al. FinFET-a self-aligned double-gate MOSFET scalable to 20 nm. IEEE Trans Electron Dev. 2000;47(12):2320–2325.
- [3] Ng HT, Han J, Yamada T, Nguyen P, Chen Y, Meyyappan M. Single crystal nanowire vertical surround-gate field-effect transistor. Nano Lett. 2004;4(7):1247–1252
- [4] Reddick W, Amaratunga G. Silicon surface tunnel transistor. Appl Phys Lett. 1995;67(4):494–496.

- [5] Hansch W, Fink C, Schulze J, Eisele I. A vertical MOS-gated Esaki tunneling transistor in silicon. Thin Solid Films. 2000;369(1-2):387– 389
- [6] Wang P-F, Hilsenbeck K, Nirschl T, et al. Complementary tunneling transistor for low power application. Solid State Electron. 2004;48(12):2281–2286.
- [7] Khatami Y, Banerjee K. Steep subthreshold slope n- and p-type tunnel-FET devices for low-power and energy efficient digital circuits. IEEE Trans Electron Dev. 2009;56(11):2752–2761.
- [8] Choi WY, Park B-G, Lee JD, Liu T-JK. Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60mV/dec. IEEE Electr Device L. 2007;28(8):743–745.
- [9] Qin Z, Wei Z, Seabaugh A. Low-subthreshold-swing tunnel transistors. IEEE Electron Device Lett. 2006;27(4):297–300.
- [10] Li D, Zhang B, Lou H, Zhang L, Lin X, Chan M. Comparative analysis of carrier statistics on MOSFET and tunneling FET characteristics. IEEE Trans Electron Dev Soc. 2015;3(6):447–451.
- [11] Toh E, Wang G, Chan L, Samudra G, Yeo Y. Device physics and guiding principles for the design of double-gate tunneling field effect transistor with silicon-germanium source heterojunction. Appl Phys Lett. 2007;91(24):243505.
- [12] Chattopadhyay A, Mallik A. Impact of a spacer dielectric and a gate overlap/underlap on the device performance of a tunnel field-effect transistor. IEEE Trans Electron Dev. 2011;58(3):677–683.

- [13] Najmzadeh M, Boucart K, Riess W, Ionescu AM. Asymmetrically strained all-silicon multi-gate n-tunnel FETs. Solid State Electron. 2010;54(9):935–941.
- [14] Boucart K, Ionescu AM. Double-gate tunnel FET with high-k gate dielectric. IEEE Trans Electron Dev. 2007;54(7):1725–1733.
- [15] Luisier M, Klimeck G. Atomistic full-band design study of InAs bandto-band tunneling field-effect transistors. Electron Device Lett. 2009;30(6):602–604.
- [16] Saurabh S, Kumar MJ. Novel attributes of a dual material gate nanoscale tunnel field-effect transistor. IEEE Trans Electron Devices. 2011;58(2):404–410.
- [17] Shashi Bala and Mamta Khosla. Design and simulation of nanoscale double-gate TFET/tunnel CNTFET.2018; 128.111.121.54.
- [18] Sanjay Kumar, Ekta Goel, Kunal Singh, Balraj Singh. 2-D Analytical Modeling of the Electrical Characteristics of Dual-Material DoubleGate TFETs With a SiO2/HfO2 Stacked Gate-Oxide Structure.2017. 0018-9383.
- [19] Samantha Lubaba Noor Samia Safa Md. Ziaur Rahman Khan. A silicon-based dual-material double-gate tunnel field-effect transistor with optimized performance.2016. DOI 10.1002/jnm.2220
- [20] Software DS. ATLAS User's manual. 1998;II(November):567-1000.